ePrints@IIScePrints@IISc Home | About | Browse | Latest Additions | Advanced Search | Contact | Help

On the Design Challenges of Drain Extended FinFETs for Advance SoC Integration

Kumar, B Sampath and Paul, Milova and Shrivastava, Mayank (2017) On the Design Challenges of Drain Extended FinFETs for Advance SoC Integration. In: International Conference on Simulation of Semiconductor Processes and Devices (SISPAD), SEP 07-09, 2017, Kamakura, JAPAN, pp. 189-192.

[img] PDF
2017_Int_Con_Sin_Sem_Pro_Dev_2017.pdf - Published Version
Restricted to Registered users only

Download (460kB) | Request a copy
Official URL: https://doi.org/10.23919/SISPAD.2017.8085296

Abstract

In this paper, for the first time, challenges associated with high voltage drain extended device design in nanoscale FinFET technology is discussed in context of System on Chip (SoC) integration. Using 3D technology CAD, performance figures of merit matrix for integrated switching applications, quasi saturation, device scaling, ESD reliability, self-heating behavior and Safe Operating Area (SOA) concerns are comprehensively correlated/compared with planar drain extended MOS device.

Item Type: Conference Proceedings
Series.: International Conference on Simulation of Semiconductor Processes and Devices
Additional Information: Copyright of this article is belongs to IEEE, 345 E 47TH ST, NEW YORK, NY 10017 USA
Department/Centre: Division of Electrical Sciences > Electronic Systems Engineering (Formerly Centre for Electronic Design & Technology)
Date Deposited: 02 Apr 2018 20:08
Last Modified: 02 Apr 2018 20:08
URI: http://eprints.iisc.ac.in/id/eprint/59493

Actions (login required)

View Item View Item