Majhi, AK and Jacob, J and Patnaik, LM (1996) A novel path delay fault simulator using binary logic. In: VLSI Design, 4 (3). pp. 167-179.