ePrints@IIScePrints@IISc Home | About | Browse | Latest Additions | Advanced Search | Contact | Help

A General Multilevel Polygonal Space Vector Generation Scheme With Reduced Switching for the Inverter and Harmonic Suppression Using a Switched-Capacitive Filter for the Full Modulation Range

Dewani, R and Gopakumar, K and Loganathan, U and Bhattacharya, S (2022) A General Multilevel Polygonal Space Vector Generation Scheme With Reduced Switching for the Inverter and Harmonic Suppression Using a Switched-Capacitive Filter for the Full Modulation Range. In: IEEE Transactions on Power Electronics, 37 (7). pp. 8167-8176.

[img] PDF
IEEE_tra_pow_ele_37-7_8167-8176_2022.pdf - Published Version
Restricted to Registered users only

Download (3MB) | Request a copy
Official URL: https://doi.org/10.1109/TPEL.2022.3152497

Abstract

In this article, a general multilevel polygonal space vector generation scheme is proposed for open-end induction motor drive schemes, fed with any conventional multilevel inverter with active dc-link supply on one end and a low-voltage capacitor-fed inverter working as a switched-capacitive filter on the other end. The main power delivery primary inverter provides active power for motoring operation, and the capacitor-fed secondary switched-capacitive filter suppresses lower order harmonics by forming polygonal space vector structures of 36, 42, 48, etc., sides. In the proposed general modulation scheme, the primary inverter is visualized as a combination of subhexagons. Two subhexagons of the primary inverter are modulated in the pseudo six-step mode of operation to generate the desired fundamental component to drive the induction motor load. The primary inverter also generates undesirable lower order harmonics due to low switching per cycle in the primary inverter. The secondary inverter is used as a switched-capacitive filter to suppress the lower order harmonics of the 5th, 7th, 11th, 13th, etc., order by forming polygonal switching vectors with sides more than six, i.e., 36, 42, 48, etc. The proposed general scheme is verified for a three-level primary inverter fed with an active dc link of V dc and a six-level secondary inverter fed with a capacitive supply balanced at nearly one-third of the dc-link voltage (0.39 Vdc). © 1986-2012 IEEE.

Item Type: Journal Article
Publication: IEEE Transactions on Power Electronics
Publisher: Institute of Electrical and Electronics Engineers Inc.
Additional Information: The copyright for this article belongs to the Institute of Electrical and Electronics Engineers Inc.
Keywords: Electric drives; Electric inverters; Electric power transmission; Induction motors; Optical resonators; Pulse width modulation; Vector spaces; Vectors; Voltage control, Aerospace electronics; Flying capacitor; Harmonic suppression; Induction motor drive; Inverter; Multilevel inverter; Multilevels; Polygonal space vector structure; Pulsewidth modulations (PWM); Space Vector; Vector structures, Harmonic analysis
Department/Centre: Division of Electrical Sciences > Electronic Systems Engineering (Formerly Centre for Electronic Design & Technology)
Date Deposited: 20 Jun 2022 11:32
Last Modified: 20 Jun 2022 11:32
URI: https://eprints.iisc.ac.in/id/eprint/73590

Actions (login required)

View Item View Item