ePrints@IIScePrints@IISc Home | About | Browse | Latest Additions | Advanced Search | Contact | Help

Browse by Author

Up a level
Export as [feed] Atom [feed] RSS 1.0 [feed] RSS 2.0
Group by: Item Type | No Grouping
Number of items: 5.

Conference Paper

Harish, BP and Bhat, Navakanta and Patil, Mahesh B (2007) Process variability-aware statistical hybrid modeling of dynamic power dissipation in 65 nm CMOS designs. In: International Conference on Computing - Theory and Applications (ICCTA 2007), MAR 05-07, 2007, Calcutta.

Harish, BP and Bhat, Navakanta and Patil, Mahesh B (2006) Modeling of the Effects of Process Variations on Circuit Delay at 65nm. In: 2005 IEEE Conference on Electron Devices and Solid-State Circuits, 19-21 Dec. 2005, Bangalore, pp. 761-764.

Conference Poster

Harish, BR and Bhat, Navakanta and Patil, Mahesh B (2007) Process Variation Aware Estimation of Static Leakage Power in Nano-CMOS. In: SISPAD, Vienna, Austria, Vienna, Austria.

Journal Article

Harish, BP and Bhat, Navakanta and Patil, Mahesh B (2007) On a Generalized Framework for Modeling the Effects of Process Variations on Circuit Delay Performance Using Response Surface Methodology. In: IEEE Transactions on Computer - Aided Design of Integrated Circuits and Systems, 26 (3). pp. 606-614.

Harish, BP and Bhat, Navakanta and Patil, Mahesh B (2006) Analytical modeling of CMOS circuit delay distribution due to concurrent variations in multiple processes. In: Solid-State Electronics, 50 (7-8). pp. 1252-1260.

This list was generated on Thu Mar 28 16:51:19 2024 IST.